Part Number Hot Search : 
BST60 2SK2711 E006311 KAQW216S 00506 0515D OM7815H 0515D
Product Description
Full Text Search
 

To Download ISL8225M Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 dual 15a/single 30a step-down power module ISL8225M the ISL8225M is a fully-encapsulated step-down switching power supply that can deliver up to 100w output power from a small 17mm square pcb footprint. the two 15a outputs may be used independently or combined to deliver a single 30a output. designing a high-performance board-mounted power supply has never been simpler -- only a few external components are needed to create a very dense and reliable power solution. automatic current sharing and ph ase interleaving allow up to six modules to be paralleled for 180a output capability. 1.5% output voltage accuracy, differential remote voltage sensing and fast transient response create a very high-performance power system. built-in output ov er-voltage, over-current and over-temperature protection enhance system reliability. the ISL8225M is available in a thermally-enhanced qfn package. excellent efficiency and low thermal resistance permit full power operation without heat sinks or fans. in addition, the qfn package with external leads permits easy probing and visual solder inspection. related resources ?see an1789 ?ISL8225Meval2z 6-phase, 90a evaluation board setup procedure? ?see an1790 ?ISL8225Meval3z 30a, single output evaluation board setup procedure? ?see an1793 , ?ISL8225Meval4z dual 15a/optional 30a cascadable evaluation board? ?see ISL8225M 110a thermal performance video features ? fully-encapsulated dual step-down switching power supply ? up to 100w output from a 17mm square pcb footprint ? dual 15a or single 30a output ? up to 95% conversion efficiency ? 4.5v to 20v input voltage range ? 0.6v to 6v output voltage range ? 1.5% output voltage accuracy with differential remote sensing ? up to six modules may be paralleled to support 180a output current ? output over-voltage, over-current and over-temperature protection ? full power operation without heat sinks or fans ? qfn package with exposed leads permits easy probing and visual solder inspection applications ? computing, networking an d telecom infrastructure equipment ? industrial and medical equipment ? general purpose point-of-load (pol) power figure 1. complete 30a step-down power supply figu re 2. small footprint with high power density 1.2v@30a 4.5v to 20v v out 4.7f 4x22f ISL8225M vin1 vsen2- vsen1+ en/ff1 en/ff2 vmon2 vmon1 sgnd pgnd vout1 vsen1- mode comp2 comp1 v in off 1k ? 5x100f 470pf 1k ? vcc r set note: all pins not shown are floating. vin2 vout2 vin2 on 1 7 m m 1 7 m m 7.5mm december 3, 2012 fn7822.0 caution: these devices are sensitive to electrostatic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | copyright intersil americas inc. 2012. all rights reserved intersil (and design) is a trademark owned by intersil corporation or one of its subsidiaries. all other trademarks mentioned are the property of their respective owners.
ISL8225M 2 fn7822.0 december 3, 2012 pinout internal circuit vcc 2.2f vin1 en/ff1 pgood clkout ishare mode sync sgnd q 1 l 1 isen 1b isen 1a vout1 vsen1+ phase1 comp1 vmon1 24 17 19 3 5 6 vsen1- 7 pgnd 10k 20 12 filter 15 ugate1 14 pgnd 13 ldo + - diff amp1 22 + - error amp1 18 z comp1 z comp2 current sensing/ sharing gate driver lgate1 soft-start and fault logic vin2 en/ff2 q 3 q 4 l 2 isen 2b isen 2a vout2 phase2 10 16 ugate2 8 current sensing/ sharing gate driver lgate2 soft-start and fault logic vsen2+ comp2 vmon2 vsen2- 2 + - diff amp2 26 4 z comp3 z comp4 + - error amp2 internal reference internal reference 21 1 9 25 23 0.32h 0.32h 7.5k mode q 2
ISL8225M 3 fn7822.0 december 3, 2012 ordering information part number (notes 2, 3) part marking temp. range (c) (note 4) package (pb-free) pkg. dwg. # ISL8225Mirz ISL8225M -40 to +125 26 ld qfn l26.17x17 ISL8225Mirz-t (note 1) ISL8225M -40 to +125 26 ld qfn (tape & reel) l26.17x17 notes: 1. please refer to tb347 for details on reel specifications. 2. these products do contain pb but they are rohs compliant by eu exemption 5 (pb in glass of cathode ray tubes, electronic comp onents, and fluorescent tubes). 3. for moisture sensitivity level (msl), please see device information page for ISL8225M . for more information on ms l, please see tech brief tb363 4. the ISL8225M is guaranteed over the full -40c to +125c intern al junction temperature range. note that the allowed ambient t emperature consistent with these specifications is determined by specific operating conditions, including board layout, cooling scheme and other environmental factors.
ISL8225M 4 fn7822.0 december 3, 2012 pin configuration ISL8225M (26 ld qfn) top view 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 1 comp2 mode vmon2 sync sgnd vcc vin2 pgnd phase2 n/c phase1 pgnd vin1 en/ff1 en/ff2 clkout vmon1 ishare comp1 vsen1- vsen1+ vout1 pgood vout2 vsen2+ vsen2- pin 1
ISL8225M 5 fn7822.0 december 3, 2012 pin descriptions pin number pin name type pin description 21, 1 vsen1-, vsen2- i output voltage negative feedback. negative input of the differential remote sense for the regulator. connect to the negative rail or ground of the load/processor, as shown in figure 19 . the negative feedback pins can be used to program the module operation conditions. see table 3 and table 5 for details. 20, 2 comp1, comp2 i/o error amplifier outputs. typically floating for dual-output use. for para llel use, a 470pf~1nf ca pacitor is recommended on the comp pins of each slave phase to eliminate the coupling noise. all comp pins of slave phases need to tie to master phase comp1 pin (first phase). in ternal compensation networks are implemented for working in the full range of i/o conditions. 3modei mode setting. typically floating for dual-output use; tie to sgnd for parallel use. see table 3 and table 5 for details. when vsen2- is pulled within 700mv of vcc, the 2nd channe l?s remote sensing amplifier is disabled. the mode pin, as well as the vsen2+ pin, determine relative phase-shif t between the two channels and the clkout signal output. 18, 4 vmon1, vmon2 i/o remote sensing amplifier outputs. these pins are connected internally to ov/uv/pgood comparators, so they can?t be floated when the module works in multi-phase operatio n. when vsen1-, vsen2- are pulled within 700mv of vcc, the corresponding remote sensing amplifier is disabled; the ou tput (vmon pin) is in high impedance. in this event, the vmon pins can be used as an additional monitor of the output voltage, with a resistor divider to protect the system against single point of failure. the default setting voltage is 0.6v. see table 3 for details. 5synci signal synchronization. an optional external resistor (r sync ) connected from this pin to sgnd increases oscillator switching frequency ( figure 31 and table 1 ). the internal default frequency is 500k hz with this pin floating. also, the internal oscillator can lock to an external frequency sour ce or the clkout signal from another ISL8225M. input voltage range for external source: 3v to 5v square wa ve. no capacitor is recommended on this pin. 6sgndpwr control signal ground. connect to pgnd under the module in the quiet inne r layer. make sure to have the single location for the connection between sgnd an d pgnd to avoid noise coupling. see ?layout guide? on page 23. 7vccpwr 5v internal linear regulator output. voltage range: 3v to 5.6v. the decoupling ceramic capacitor for the vcc pin is recommended to be 4.7f. 14, 8 vin1, vin2 pwr power inputs. input voltage range: 4.5v to 20v. tie directly to the input rail. vin1 provides power to the internal linear drive circuitry. when the input is 4.5v to 5.5v, vin should be tied directly to vcc. 9, 13 pgnd pwr power ground. power ground pins for both input and output returns. 12, 10 phase1, phase2 pwr phase node. use for monitoring switching frequency. phase pins sh ould be floating or used for snubber connections.to achieve better thermal performance, the phase planes can al so be used for heat removal with thermal vias connected to large inner layers. see ?layout guide? on page 23. 11 nc - non-connection pin. this pin is floating with no connection inside. 15, 16 en/ff1, en/ff2 i/o enable and feed-forward control. tie a resistor divider to vin or use the syst em enable signal for this pin. the voltage turn-on threshold is 0.8v. with a voltage lower than th e threshold, the corresponding channel can be disabled independently. by connecting to vin with a resistor divider, the input voltage can be monitored for uvlo (under-voltage lockout) function. the voltage on each en/ff pin is also used to adjust the internal control loop gain independently to realize the feed-forward function. please set the en/ff betw een 1.25v to 5v. a 1nf capacitor is recommended on each en/ff pin. please see table 1 to select resistor divider and application details in ?en/ff turn on/off? on page 19. 17 clkout i/o clock out. provide the clock signal for the input synchronization signal of other ISL8225Ms. typically tied to vcc for dual-output use with 180 phase-shift. see table 3 and table 5 when using more than one ISL8225M. when the module is in dual-output mode, the clock-out signal is disa bled. by programming the voltage level of this clkout pin, the module can work for ddr/tracking or as two in dependent outputs with selectable phase-shift. see table 6 . 19 ishare o current sharing control. tie all ishare pins together when multiple modules are configured for current sharing and share a common current output. the ishare voltage repres ents the average current of all active and connected channels. a 470pf capacitor is recommended for each ishare pin for multiple phase applications. typically, the ishare pin should be floating for dual-output or single module application. 22, 26 vsen1+, vsen2+ i output voltage positive feedback. positive inputs of differen tial remote sense for the regulator. a resistor divider can be connected to this pin to program the output voltage. it is recommended to put the resistor divider close to the module and connect the kelvin sensing traces of vout an d vsen- to the sensing points of the load/processor; see figure 19 . the vsen2+ pin can be used to program the module operation conditions. see table 3 and table 5 for details. 23, 25 vout1, vout2 pwr power output. apply output load between these pins and pgnd pins. output voltage range: 0.6v to 6v. 24 pgood o power good. provide open-drain power-good signal when the output is within 9% of the nominal output regulation point with 4% hysteresis (13%/9%) and soft-start complete. pgood monitors the outputs (vmon) of the internal differential amplifiers.
ISL8225M 6 fn7822.0 december 3, 2012 absolute maximum rating s thermal information input voltage, v in . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +25v driver bias voltage, v cc . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +6.5v phase voltage, v phase . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +30v input, output or i/o control voltage . . . . . . . . . . . . . . . -0.3v to v cc + 0.3v esd rating human body model (tested per jesd22-a114e) . . . . . . . . . . . . . . . . 2kv machine model (tested per jesd22-a115-a) . . . . . . . . . . . . . . . . . 200v charge device model (tested per jesd22-c101c). . . . . . . . . . . . . . . 1kv latch-up (tested per jesd-78b; class 2, level a) . . . . . . . . . . . . . . 100ma thermal resistance (typical) ja (c/w) jc (c/w) qfn package (notes 5, 6) . . . . . . . . . . . . . . 10.0 0.9 maximum storage temperature range . . . . . . . . . . . . . .-40c to +150c pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . refer to figure 41 recommended operating conditions input voltage, v in1 and v in2 . . . . . . . . . . . . . . . . . . . . . . . . . . . 4.5v to 20.0v output voltage, v out1 and v out2 . . . . . . . . . . . . . . . . . . . . . . . 0.6v to 6.0v junction temperature range . . . . . . . . . . . . . . . . . . . . . . .-40c to +125c caution: do not operate at or near the maximum ratings listed for extended periods of time. exposure to such conditions may adv ersely impact product reliability and result in failures not covered by warranty. notes: 5. ja is measured in free air with the componen t mounted on a high effective thermal conduc tivity test board with ?direct attach? fe atures. see tech brief tb379 . 6. for jc , the ?case temp? location is the center of the phase exposed metal pad on the package underside. electrical specifications t a = +25c, v in = 12v, unless otherwise noted. boldface limits apply over the internal junction temperature range, -40c to +125c (note 4). parameter symbol test conditions min (note 7) typ (note 8) max (note 7) units vcc supply current nominal supply v in current i q_vin v in = 20v; no load; en1 = en2 = high 131 ma v in1 = 20v; no load; en1 = high, en2 = low 72 ma v in2 = 20v; no load; en1 = 0, en2 = high 71 ma v in1 = 12v; no load; en1 = high, en2 = high 134 ma v in = 4.5v; no load; en1 = en2 = high 136 ma v in1 = 4.5v; no load; en1 = high, en2 = low 73 ma v in2 = 4.5v; no load; en1 = 0, en2 = high 70 ma internal linear regulator (note 9) maximum current i pvcc v cc = 4v to 5.6v 250 ma saturated equivalent impedance r ldo p-channel mosfet (v in = 5v) 1 ? vcc voltage level vcc i vcc = 0ma 5.15 5.4 5.95 v power-on reset (note 9) rising vcc threshold 0c to +75c 2.85 2.97 v -40c to +85c 2.85 3.05 v falling vcc threshold 2.65 2.75 v system soft-start delay t ss_dly after pll and v cc pors, and en above their thresholds 384 cycles enable (note 9) turn-on threshold voltage 0.75 0.8 0.86 v hysteresis sink current i en_hys 23 30 35 a under-voltage lockout hysteresis v en_hys v en_rth = 10.6v; v en_fth = 9v, r up = 53.6k ? , r down = 5.23k ? 1.6 v sink current i en_sink v enff = 1v 15.4 ma sink impedance r en_sink i en_sink = 5ma, v enff = 1v 64 ? oscillator oscillator frequency f osc sync pin is open 510 khz
ISL8225M 7 fn7822.0 december 3, 2012 total variation (note 9) v cc = 5v; -40c < t a < +85c -9 +9 % frequency synchronization and phase lock loop (note 9) synchronization frequency v cc = 5v 150 1500 khz pll locking time v cc = 5.4v, f sw = 500khz 130 s input signal duty cycle range 10 90 % pwm (note 9) minimum pwm off time t min_off 310 345 410 ns current sampling blanking time t blanking 175 ns output characteristics output continuous current range i out(dc) v in = 12v, v out1 = 1.5v 015 a v in = 12v, v out2 = 1.5v 015 a v in = 12v, v out = 1.5v, in parallel mode 030 a line regulation accuracy v out / v in v in = 4.5v to 20v v out1 = 1.5v, i out1 = 0a 0.0065 % v out2 = 1.5v, i out2 = 0a 0.0065 % v in = 4.5v to 20v v out1 = 1.5v, i out1 = 15a 0.01 % v out2 = 1.5v, i out2 = 15a 0.01 % load regulation accuracy v out /v out v in = 12v, 5x22f, 2x4.7f ceramic capacitor and 1x330f poscap i out1 = 0a to 15a, v out1 = 1.5v 1 % i out2 = 0a to 15a, v out2 = 1.5v 1 % output ripple voltage v out v in = 12v, 3x100f ceramic capacitor and 1x330f poscap i out1 = 0a, v out1 = 1.5v 11 mv p-p i out2 = 0a, v out2 = 1.5v 11 mv p-p i out1 = 15a, v out1 = 1.5v 14 mv p-p i out2 = 15a, v out2 = 1.5v 14 mv p-p dynamic characteristics voltage change for positive load step v out-dp current slew rate = 2.5a/s v in = 12v, v out = 1.5v, 2x47f ceramic capacitor and 1x330f poscap i out1 = 0a to 7.5a 75 mv p-p i out2 = 0a to 7.5a 75 mv p-p voltage change for negative load step v out-dn current slew rate = 2.5a/s v in = 12v, v out = 1.5v, 2x47f ceramic capacitor and 1x330f poscap i out1 = 7.5a to 0a 70 mv p-p i out2 = 7.5a to 0a 70 mv p-p reference (note 9) reference voltage (include error and differential amplifier offsets) v ref1 t a = -40c to +85c 0.6 v -0.7 0.7 % electrical specifications t a = +25c, v in = 12v, unless otherwise noted. boldface limits apply over the internal junction temperature range, -40c to +125c (note 4). (continued) parameter symbol test conditions min (note 7) typ (note 8) max (note 7) units
ISL8225M 8 fn7822.0 december 3, 2012 reference voltage (include error and differential amplifier offsets) v ref2 t a = -40c to +85c 0.6 v -0.75 0.95 % differential amplifier (note 9) dc gain ug_da unity gain amplifier 0 db unity gain bandwidth ugbw_da 5 mhz vsen+ pin sourcing current i vsen+ 0.2 1 2.5 a maximum source current for current sharing i vsen1- vsen1- source current for current sharing when parallel multiple modules, each of which has its own voltage loop 350 a input impedance r vsen+_to _vsen- v vsen+ /i vsen+ , v vsen+ = 0.6v -600 k ? output voltage swing 0v cc - 1.8 v input common mode range -0.2 v cc - 1.8 v disable threshold v vsen- v mon1,2 = tri-state v cc - 0.4 v over-current protection (note 9) channel over-current limit i limit1 v in = 12v, v out1 = 1.5v, r sync = open 20 a i limit2 v in = 12v, v out2 = 1.5v, r sync = open 20 a share pin oc threshold v oc_set v cc = 5v (comparator offset included) 1.16 1.20 1.22 v current share current share accuracy i/iout v in = 12v, v out = 1.5v i out = 30a, vsen2- = high 10 % power-good monitor (note 9) under-voltage falling trip point v uvf percentage below reference point -15 -13 -11 % under-voltage rising hysteresis v uvr_hys percentage above uv trip point 4 % over-voltage rising trip point v ovr percentage above reference point 11 13 15 % over-voltage falling hysteresis v ovf_hys percentage below ov trip point 4 % pgood low output voltage i pgood = 2ma 0.35 v sinking impedance i pgood = 2ma 70 ? maximum sinking current v pgood < 0.8v 10 ma over-voltage protection (note 9) ov latching-up trip point en/ff = ugate = latch low, lgate = high 118 120 122 % ov non-latching-up trip point en = low, ugate = low, lgate = high 113 % lgate release trip point en = low/high, ugate = low, lgate = low 87 % over-temperature protection (note 9) over-temperature trip (controller junction temperature) 150 c over-temperature release threshold (controller junction temperature) 125 c notes: 7. compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. 8. parameters with typ limits are not production tested, unless otherwise specified. 9. parameters are 100% tested for internal ic prior to module assembly. electrical specifications t a = +25c, v in = 12v, unless otherwise noted. boldface limits apply over the internal junction temperature range, -40c to +125c (note 4). (continued) parameter symbol test conditions min (note 7) typ (note 8) max (note 7) units
ISL8225M 9 fn7822.0 december 3, 2012 typical performance characteristics efficiency performance t a = +25c, if not specified, as shown in figure 18 wi th 2nd phase disabled. the efficiency equation is as follows: figure 3. efficiency vs load current (5v in at 500khz) figure 4. efficiency vs load current (12v in ) figure 5. efficiency vs load current (20v in ) figure 6. efficiency vs load current (parallel single output, as shown in figure 19 at 5v in /500khz) figure 7. efficiency vs load current (parallel single output, as shown in figure 19 at 12v in /500khz efficiency output power input power ----------------------------------------- p out p in --------------- - v out xi out () v in xi in () -------------------------------------- === 50 55 60 65 70 75 80 85 90 95 100 0 2 4 6 8 10 12 14 16 load current (a) efficiency (%) 1v 1.2v 1.5v 1.8v 2.5v 3.3v 50 55 60 65 70 75 80 85 90 95 100 0 2 4 6 8 10 12 14 16 load current (a) efficiency (%) 1.5v at 500khz 1.8v at 500khz 2.5v at 500khz 3.3v at 650khz 5v at 850khz 1.2v at 500khz 1v at 500khz 50 55 60 65 70 75 80 85 90 95 100 0246810121416 load current (a) efficiency (%) 1.5v at 500khz 1.8v at 500khz 2.5v at 500khz 3.3v at 650khz 5v at 900khz 1.2v at 500khz 1v at 500khz 70 75 80 85 90 95 100 0 5 10 15 20 25 30 load current (a) efficiency (%) 1.2v out 1.5v out 2.5v out 1.8v out 1v out 60 65 70 75 80 85 90 95 0 5 10 15 20 25 30 load current (a) efficiency (%) 1.2v out 1.5v out 2.5v out 1.8v out 1v out
ISL8225M 10 fn7822.0 december 3, 2012 transient response performance v in = 12v, cout = 1x10f and 3x100f ceramic capacitors, i out = 0a to 7.5a, current slew rate = 2.5a/s. t a = +25c, if not specified, as shown in figure 18 with 2nd phase disabled. figure 8. 1v out transient response figure 9. 1.2v out transient response figure 10. 1.5v out transient response figure 11. 1.8v out transient response figure 12. 2.5v out transient response figure 13. 3.3v out transient response typical performance characteristics (continued) 50mv/div 2a/div 200s/div ? ? ? ? 50mv/div ? 2a/di v 200us/div ? 50mv/div 2a/div 200s/div ? ? ? ? ? ? 50mv/div ? 2a/div ? 200us/div ? 50mv/div 2a/div 200s/div ? ? ? ? ? ? ? ? ? ? 50mv/div 2a/div 200us/div ? 50mv/div 2a/div 200s/div ? ? ? ? ? ? ? ? ? ? ? 50mv/div ? 2a/div ? 200us/div ? 50mv/div 2a/div 200s/div ? ? ? ? ? ? ? ? ? ? 100mv/di v 2a/di v 200us/div ? 100mv/div 2a/div 200s/div
ISL8225M 11 fn7822.0 december 3, 2012 start-up and short circuit performance v in = 12v, v out = 1.5v, cin = 1x 180f, 2x10f/ceramic, cout = 2x47f and 1x330f poscap. t a = +25c, if not specified, as shown in figure 18 with 2nd phase disabled. figure 14. start-up at 0a figure 15. start-up at 15a figure 16. short circuit at 0a figure 17. short circuit at 15a typical performance characteristics (continued) vout ? 0.5v/div ? iin ? 0.1a/div ? 1ms/div ? v out 0.1a/div 1ms/div 0.5v/div i in vout ? 0.5v/div ? iin ? 1a/div ? 1ms/di v ? v out 0.1a/div 1ms/div 0.5v/div i in vout ? 0.5v/div ? iin ? 0.2a/div ? 100us/div ? v out 0.2a/div 100s/div 0.5v/div i in vout 0.5v/div ? iin 0.5a/div ? 100us/div ? v out 0.5a/div 100s/div 0.5v/div i in
ISL8225M 12 fn7822.0 december 3, 2012 typical application circuits figure 18. dual outputs for 1.2v/15a and 1.5v/15a figure 19. parallel use for single 1.5v/30a output 1.2v@15a 1.5v@15a 4.5v to 20v vout2 vout1 vin r1* 1k ? r4* 665 ? r5* r2* 1k ? c1 cout1 r6* cout3 r3* 1k ? cin2 ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 *see table 4 on page 19, resistors set on vsen+ and vsen- pins. 4x22f cout2 330f 2x47f 2x47f cout4 330f 4.7f see ?layout guide? on page 23 for shorting sgnd to pgnd cff (optional) cff (optional) cin1 330f + + + *see table 1 on page 17 for r5/r6 values. 1.5v@30a 4.5v to 20v vcc vout vin cout cin2 r2 4.7f ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 r4* r3* r1 1k ? 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 4x22f 5x100f 470pf 2 ? size:1210 2 ? 2200pf 2200pf optional snubber for noise attenuation. see figure 32, ?recommended layout,? on page 23. see ?layout guide? on page 23 for shorting sgnd to pgnd 665 ? load kelvin remote sensing lines c1 c2 size:1210 cin1 330f + *see table 1 on page 17 for r3/r4 values.
ISL8225M 13 fn7822.0 december 3, 2012 figure 20. ddr/tracking use figure 21. high output voltage applic ation with the frequency set at 900khz typical application circuits (continued) 2.5v 1.25v vddq/2 4.5v to 20v vddq vtt vddq vin c2 1nf ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 r6* r7 1k ? c1 4.7f r8 324 ? cout2 cin2 r5* cout1 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 *set the clkout voltage close to 0.61v. see details in ?functional description? on page 20 4x22f 3x100f 3x100f r2 316 ? r1 1k ? r4 931 ? r3 1k ? cin1 330f + *see table 1 on page 17 for r5/r6 values. 8v to 20v vin cin2 r7 88.7k ? r5 7.15k ? r6 2.05k ? ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 c1 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 *see figure 31, ?r sync vs switching frequency,? on page 22 to select r7 for the desired frequency operation. *see figure 25, ?recommended frequency vs vin at vout,? on page 19 for the frequency setting for i/o conditions. 4x22f r2 221 ? r1 1k ? r4 137 ? r3 1k ? 3.3v@10a 5v@10a vout2 vout1 cout2 cout1 3x100f 3x100f r1 1k ? r3 1k ? 4.7f cin1 330f +
ISL8225M 14 fn7822.0 december 3, 2012 figure 22. 4-phase paralleled at 1.5v/60a with 90 interleaving typical application circuits (continued) 1.5v/60a 4.5v to 20v pgood vcc vcc2 vcc1 vout1 vin cin2 4x22f r7 665 ? c5 470pf c1 4.7f cout2 4x100f r4* r5 3.3k ? ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sg nd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 cin2 4x22f r9 1k ? ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 c2 4.7f r2 665 ? c4 470pf c3 470pf r8 1k ? cout1 4x100f r3* r1 1k ? r6 1k ? vcc1 vcc2 cin1 2x470f + *see table 1 on page 17 for r3/r4 values. master phase slave slave slave
ISL8225M 15 fn7822.0 december 3, 2012 figure 23. 3-phase paralleled at 1.5v/40a and 1- phase at 5v/10a output with 90 interleaving typical application circuits (continued) 1.5v/40a 4.5v to 20v pgood 5v/10a vcc1 vcc2 vcc1 vcc vout1 vin vout2 r4* cout1 ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 cout3 cin1 cin2 1k ? c1 ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 r3* cout2 r11 316 ? r5 r7 100k ? c3 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 r6 4x22f 4.7f 4x22f 4x100f 2x100f 3x100f r2 316 ? r1 1k ? 1k ? 3.3k ? vcc1 4.7f c2 470pf r9 137 ? r8 1k ? r10 c4 470pf vcc2 2x470f + master phase *see table 1 on page 17 for r3/r4 values. slave slave
ISL8225M 16 fn7822.0 december 3, 2012 figure 24. six-phase 90a 1.2v output circuit typical application circuits (continued) vcc2 2x470f + 1.2v/90a 4.5v to 20v pgood vcc1 vcc3 vcc2 vcc1 vout vin c1 c5 cin3 ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 c2 cout2 cin2 cout3 ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 r3* r6* 500 ? r4* r7* 500 ? r5 cin1 cout1 ISL8225M vin1 sync clkout vcc ishare vsen1+ vsen1- en/ff1 en/ff2 vsen2- vsen2+ sgnd pgnd vout1 vout2 phase1 phase2 mode vmon2 comp1 pgood comp2 vmon1 vin2 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 1 14 8 15 16 7 17 3 19 5 20 2 23 22 21 25 26 18 4 12 10 24 69 *keep r6/r7 the same pin can have seperate resistor divider to 4.7f 4x22f 4x22f 4x22f 4.7f 4x100f 4x100f 4x100f 3.3k ? 4.7f c8 470pf 470pf 470pf r2 1k ? r1 1k ? 470pf c3 ratio as r1/r2. each vmon monitor the output voltage. vcc1 c4 vcc3 c7 470pf c6 master phase *see table 1 on page 17 for r3/r4 values. slave slave slave slave slave
ISL8225M 17 fn7822.0 december 3, 2012 table 1. ISL8225M design guide matrix (refer to figure 18) case v in (v) v out (v) r2 or r4 ( ? ) cin1 (bulk) (note 10) cin2 (ceramic) cout1 (ceramic) cout2 (bulk) cff (nf) en/ff (k ? ) r5/r6 (note 11) freq. (khz) r sync (k ? ) load (a) (note 12) 1 5 1 1.5k 1x330f 1x100f 1x100f 1x330f none 6.04/3.01 500 none 15 2 5 1 1.5k 1x330f 1x100f 3x100f none 3.3 6.04/3.01 500 none 15 3 12 1 1.5k 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 500 none 15 4 12 1 1.5k 1x330f 2x22f 3x100f none 3.3 6.04/1.50 500 none 15 5 5 1.2 1.0k 1x330f 1x100f 1x100f 1x330f none 6.04/3.01 500 none 15 6 5 1.2 1.0k 1x330f 1x100f 3x100f none 3.3 6.04/3.01 500 none 15 7 12 1.2 1.0k 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 500 none 15 8 12 1.2 1.0k 1x330f 2x22f 3x100f none 3.3 6.04/1.50 500 none 15 9 20 1.2 1.0k 1x330f 2x22f 1x100f 1x330f 3.3 6.04/1.50 500 none 15 10 20 1.2 1.0k 1x330f 2x22f 3x100f none 4.7 6.04/1.50 500 none 15 11 5 1.5 665 1x330f 1x100f 1x100f 1x330f none 6.04/3.01 500 none 15 12 5 1.5 665 1x330f 1x100f 3x100f none 3.3 6.04/3.01 500 none 15 13 12 1.5 665 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 500 none 15 14 12 1.5 665 1x330f 2x22f 3x100f none 3.3 6.04/1.50 500 none 15 15 20 1.5 665 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 500 none 15 16 20 1.5 665 1x330f 2x22f 3x100f none 3.3 6.04/1.50 500 none 15 17 5 2.5 316 1x330f 1x100f 1x100f 1x330f none 6.04/3.01 500 none 15 18 5 2.5 316 1x330f 1x100f 3x100f none 3.3 6.04/3.01 500 none 15 19 12 2.5 316 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 650 249 15 20 12 2.5 316 1x330f 2x22f 3x100f none 3.3 6.04/1.50 650 249 15 21 20 2.5 316 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 750 147 14 22 20 2.5 316 1x330f 2x22f 3x100f none 3.3 6.04/1.50 750 147 14 23 5 3.3 221 1x330f 1x100f 1x100f 1x330f none 6.04/3.01 500 none 15 24 5 3.3 221 1x330f 1x100f 3x100f none none 6.04/3.01 500 none 15 25 12 3.3 221 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 800 124 14 26 12 3.3 221 1x330f 2x22f 3x100f none none 6.04/1.50 800 124 14 27 20 3.3 221 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 850 107 13 28 20 3.3 221 1x330f 2x22f 3x100f none 3.3 6.04/1.50 850 107 13 29 12 5 137 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 950 82.5 12 30 12 5 137 1x330f 2x22f 3x100f none none 6.04/1.50 950 82.5 12 31 20 5 137 1x330f 2x22f 1x100f 1x330f none 6.04/1.50 950 82.5 10 32 20 5 137 1x330f 2x22f 3x100f none 3.3 6.04/1.50 950 82.5 10 notes: 10. cin bulk capacitor is optional only for decoupling noise due to the long input cable. cin2 and cout1 ceramic capacitors are listed for one phase only. please double the capacitor quantity for dual-phase operations. 11. en/ff resistor divider is ti ed directly to vin. the resistors listed here ar e for two channels' en/ff pins tied together. if the separate resistor divider is used for each channel, the resistor value needs to be doubled. 12. max load current listed in the table is for conditions at +25c and no air flow on a typical intersil 4-layer evaluation boa rd.
ISL8225M 18 fn7822.0 december 3, 2012 table 2. recommended i/o capacitor in table 1 vendor value part number tdk, input and output ceramic 100f, 6.3v, 1210 c3225x5r0j107m murata, input and output cerami c 100f, 6.3v, 1210 grm32er60j107m avx, input and output ceramic 100f, 6.3v, 1210 12106d107mat2a murata, input ceramic 22f, 25v, 1210 grm32er61e226ke15l taiyo yuden, input ceramic 22f, 25v, 1210 tmk325bj226mm-t avx, input ceramic 22f, 25v, 1210 12103d226kat2a sanyo poscap, output bulk 330f, 10v 10tpb330m panasonic smt, input bulk 330f, 25v eevha1e331up table 3. ISL8225M operation modes 1st module (i = input; o = output; i/o = inpu t and output, bi-direction) modes of operation output (see description for details) operation mode of 2 nd module operation mode of 3 rd module mode en1/ff1 (i) en2/ff2 (i) vsen2- (i) mode (i) vsen2+ (i) clkout/refin wrt 1 st (i or o) vmon2 (note 14) vmon1 of 2 nd module (note 14) 2 nd channel wrt 1 st (o) (note 13) 10 0 - - - --- - --disabled 2a 0 1 active active active - active - vmon1 = vmon2 to keep pgood valid --single phase 2b 1 0 - - - - - - vmon1 = vmon2 to keep pgood valid --single phase 3a 1 1 62% of v cc (i) active - 180 - - dual regulator 41 112) note: 13. ?2 nd channel wrt 1st? means ?second channel with respect to first;? in other words, channel 2 lags channel 1 by the degrees specifi ed in this column. for example, 90 means channel 2 lags channel 1 by 90; -60 means channel 2 leads channel 1 by 60. 14. ?vmon1? means that the pin is tied to the vmon1 pin of the same module. ?divider? means that there is a resistor divider from vout to sgnd; refer to figure 24. ?1k ? ? means that there is a 1k ? resistor connecting the pin to sgnd; refer to figure 22.
ISL8225M 19 fn7822.0 december 3, 2012 application information programming the output voltage the ISL8225M has an internal 0.6v 0.7% reference voltage. programming the output voltage requires a resistor divider (r1 and r2) between the vout, vsen+, and vsen- pins, as shown in figure 18. please note that the output voltage accuracy is also dependent on the resistor accuracy of r1 and r2. the user needs to select a high accuracy resistor (i.e. 0.5%) in order to achieve the overall output accuracy. the output voltage can be calculated as shown in equation 1: note: it is recommended to use a 1k ? value for the top resistor, r1. the value of the bottom resistor for different output voltages is shown in table 4. due to the minimum off-time limit of 410ns, the module has a maximum output voltage, depending on input voltage. refer to figure 25 for the 5v input voltage limitation. at higher output voltage, the inductor ripple increases, which makes both output ripple and inductor power loss higher. therefore, it is recommended to increase the frequency to lower the inductor ripple. please refer to figure 25 for frequency selection at different operating conditions, then refer to figure 31 to choose r sync . selection of input capacitor selection of the input filter capacitor is based on how much ripple the supply can tolerate on the dc input line. the larger the capacitor, the less ripple expected, however, consideration should be given to the higher surge current during power-up. the ISL8225M provides a soft-start func tion that contro ls and limits the current surge. the value of the input capacitor can be calculated as shown in equation 2: where: ?c in(min) is the minimum required input capacitance (f) ?i o is the output current (a) ? d is the duty cycle ?v p-p is the allowable peak-to-peak voltage (v) in addition to the bulk capacita nce, some low equivalent series resistance (esr) ceramic capacitance is recommended to decouple between the vin and pgnd of each channel. see table 2 for some recommended capacitors. this capacitance reduces voltage ringing created by the switching current across parasitic circuit elements. all these ceramic capacitors should be placed as closely as possible to the module pins. the estimated rms current should be considered in choosing ceramic capacitors. each 10f x5r or x7r ceramic capacitor is typically good for 2a to 3a of rms ripple current. refer to the capacitor vendor to check the rms current ratings. in a typical 15a output application for one channel, if the duty cycle is 0.5, it needs at least three 10f x5r or x7r ceramic input capacitors. selection of output capacitors the ISL8225M is designed for low-output voltage ripple. the output voltage ripple an d transient requirements can be met with bulk output capacitors (cout) that have adequately low esr. cout can be a low esr tantalum capacitor, a low esr polymer capacitor, or a ceramic capacitor. the typical capacitance is 330f, and decoupled ceramic output capacitors are used for each phase. see table 1 and table 2 for more capacitor information. internally optimized loop compensation provides sufficient stability margins for al l ceramic capacitor applications, with a recommended total value of 300f per phase. additional output filtering may be needed if further reduction of output ripple or dynamic transient spike is required. en/ff turn on/off each output of the ISL8225M can be turned on/off independently through the en/ff pins. for parallel use, tie all en/ff pins together. since this pin has the feed-forward function, the voltage on this pin can actively adjust the loop gain to be constant for variable input table 4. value of bottom resistor for different output voltages (v out vs r2) r1 ( ? ) v out (v) r2 ( ? ) 1k 0.6 open 1k 0.8 3.01k 1k 1.0 1.50k 1k 1.2 1.00k 1k 1.5 665 1k 1.8 491 1k 2.0 422 1k 2.5 316 1k 3.3 221 1k 5.0 137 1k 6.0 110 figure 25. recommended frequency vs v in at v out v out 0.6 1 r1 r2 ------- - + ?? ?? = (eq. 1) 500 600 700 800 900 1000 1100 01 2 3 4 5 v out (v) frequency (khz) 12v in 8v in 10v in 15v in 20v in 5v in c in min () i o d1 d ? () ? v p-p ---------------------------------- - = (eq. 2) i in rms () io d 1 d ? () -------------------------------- - = (eq. 3)
ISL8225M 20 fn7822.0 december 3, 2012 voltage. please refer to table 1 to select the resistor divider for commonly used conditions. otherwis e, use the following procedures to finish the en/ff design: 1. a resistor divider from v in to gnd is recommended to set the en/ff voltage between 1.25v to 5.0v. the resistor divider ratio is recommended to be between 3/1 to 4/1 (as shown in figure 21) with a resistor divider at 7.15k ? /2.05k ? . 2. check en turn-on hysteresis (recommend v en_hys >0.3v) : where: ?r up is the top resistor of the resistor divider ? n is the total number of the en/ff pins tied to the resistor divider 3. set the maximum current flowing through the top pull-up resistor r up to below 7ma (considering en/ff is pulled to ground (v en/ff = 0)). refer to figure 23; a 3.01k ? /1k ? resistor is used to allow for th e input voltage from 5v to 20v operation. in addition, the maximum current flowing through r5 is 6.6ma (<7ma). 4. if the en/ff is controlled by system en signal instead of the input voltage, we recommend setting the fixed en/ff voltage to about 1/3.5 of the input voltage. if the input voltage is 12v, a 3.3v system en signal can be tied to en/ff pin directly. 5. if the input voltage is below 5.5v, it is recommended to have en/ff voltage >1.5v to have better stability. the input voltage can be directly tied to the vcc pin to disable the internal ldo. 6. a 1nf capacitor is recommended on the en/ff pin to avoid the noise injecting into the feed-forward loop. thermal considerations the ISL8225M qfn package offers typical junction to ambient thermal resistance ja of approximately 10c/w at natural convection (~5.8c/w at 400lfm) with a typical 4-layer pcb. therefore, use equation 5 to estimate the module junction temperature: where: ?t junction is the module internal maximum temperature (c) ?t ambient is the system ambient temperature (c) ? p is the total power loss of the module package (w) ? ja is the thermal resistance of module junction to ambient if the calculated temperature, t junction , is over the required design target, the extra cooling sc heme is required. please refer to ?current derating? on page 24 for adding air flow. functional description initialization initially, the power-on reset (por ) circuits continuously monitor bias voltages (v cc ) and voltage at the en/ff pin. the por function initiates soft-start operation 384 clock cycles after: (1) the en pin voltage is pulled above 0.8v, (2) all input supplies exceed their por thresholds, and (3) the pll locking time expires. the enable pin ca n be used as a voltage monitor and to set the desired hysteresis, with an internal 30a sinking current going through an external resistor divider. the sinking current is disengaged after the system is enabled. this feature is specially designed for applications that require higher input rail por for better under-voltage protection. for example, in 12v applications, r up = 53.6k ? and r down = 5.23k ? sets the turn-on threshold (v en_rth ) to 10.6v and the turn-off threshold (v en_fth ) to 9v, with 1.6v hysteresis (v en_hys ). during shutdown or fault conditions, soft-start is quickly reset, and the gate driver immediately changes state (<100ns) when input drops below por. enable and voltage feed-forward voltage applied to the en/ff pin is fed to adjust the sawtooth amplitude of the channel. sawtooth amplitude is set to 1.25 times the corresponding ff voltage when the module is enabled. this configuration helps maintain a co nstant gain. this configuration also helps maintain input voltage to achieve optimum loop response over a wide input voltage range. a 384-cycle delay is added after the system reac hes its rising por and prior to soft-start. the rc timing at the ff pin should be small enough to ensure that the input bus reaches its static state and that the internal ramp circuitr y stabilizes before soft-start. a large rc could cause the internal ramp amplitude not to synchronize with the input bus volt age during output start-up or when recovering from faults. a 1nf capacitor is recommended as a starting value for typical applications. in a multi-module system, with the en pins are wired together, all modules can immediately turn off, at one time, when a fault condition occurs in one or more modules. a fault pulls the en pin low, disabling all modules, and does not create current bounce; thus, no single channel is overstressed when a fault occurs. because the en pins are pulled do wn under fault conditions, the pull-up resistor (r up ) should be scaled to sink no more than 7ma current from the en pin. essentially, the en pins cannot be directly connected to vcc. v en hys ? nr ? up 3x10 5 ? ? = (eq. 4) t junction p ja t ambient + = (eq. 5) figure 26. simplified enable and voltage feed-forward circuit 0.8v i en_hys = 30a r up r down soft-start r down r up v 2 en_ref v en_fth v en_ref ? -------------------------------------------------------------- - = v en_fth v en_rth v en_hys ? = vin en ov, ot, oc, and pll locking faults r up v en_hys i en_hys ---------------------------- - = on/off 384 cycles clock
ISL8225M 21 fn7822.0 december 3, 2012 soft-start the ISL8225M has an internal, digital, pre-charged soft-start circuitry (figures 27 to 29). the ci rcuitry has a rise time inversely proportional to the switching frequency. rise time is determined by a digital counter that increments with every pulse of the phase clock. the full soft-start time fr om 0v to 0.6v can be estimated as shown in equation 6. the typical soft-start time is ~2.5ms. the ISL8225M is able to work under a pre-charged output. the pwm outputs do not feed to the drivers until the first pwm pulse is seen. the low-side mosfet is on for the first clock cycle, to provide charge for the bootstrap capacitor. if the pre-charged output voltage is greater than the final target level but less than the 113% set point, switching does not start until the output voltage is reduced to the target voltage and the first pwm pulse is generated. the maximum allowable pre-charged level is 113%. if the pre-charged level is above 113% but below 120%, the output hiccups between 113% (lgate turns on) and 87% (lgate turns off), while en is pulled low. if the pre-charged load voltage is above 120% of the targeted output voltage, then the controller is latched off and cannot power up. power-good power-good comparators monitor voltage on the vmon pin. trip points are shown in figure 30. pgood is not asserted until the soft-start cycle is complete. pgood pulls low upon both ens disabling it or when the vmon voltage is out of the threshold window. pgood does not pull low until the fault presents for three consecutive clock cycles. uv indication is not enabled until the end of soft-start. in a uv event, if the output drops below -13% of the target level due to a reason other than ov, oc, ot, or pll faults (cases when en is not pulled low), pgood is pulled low. current share in parallel operations, the share bus voltages (i share ) of different modules must tie together. the ishare pin voltage is set by an internal resistor and represents the average current of all active modules. the average cu rrent signal is compared with the local module current, and the current share error signal is fed into the current correction bloc k to adjust each module?s pwm pulse accordingly. the current sh are function prov ides at least 10% overall accuracy between modules. the current share bus works for up to 12 phases without requiring an external clock. a 470pf ~1nf capacitor is recommended for each ishare pin. in current sharing scheme, all sl ave channels have the feedback loops disabled with the vsen- pin tied to vcc. the master channel can control all modules wi th comp and ishare pins tied together. for phase-shift setting, all vmon pins of slave channels are needed to set 0.6v for monitoring use only. typically, the slaved vmon pins can be tied together with a resistor divider to vout. however, if the mode pin is tied to vcc for mode setting, the related vmon2 pin is needed to tie to sgnd with a 1.0k ? resistor, as shown in figure 23 on page 15. if there are multiple t ss 1280 f sw ------------ - = (eq. 6) v out target voltage 0.0v t ss 1280 f sw ------------ - = first pwm pulse -100mv t ss_dly 384 f sw ----------- - = figure 27. soft-start with v out = 0v ss settling at vref + 100mv init. v out vout target voltage first pwm pulse -100mv ss settling at vref + 100mv figure 28. soft-start with v out < target voltage ov = 113% v out target voltage first pwm pulse figure 29. soft-start with v out below 113% but above final target voltage figure 30. power-good threshold window -13% -9% v ref +9% +13% vmon1, 2 channel 2 uv/ov end of ss1 and pgood channel 1 uv/ov end of ss2 +20% pgood pgood latch off ss1_period and ss2_period after 120% ov or
ISL8225M 22 fn7822.0 december 3, 2012 modules paralleled with the mode pins tied to vcc, each vmon2 pin of the slave module needs to have a 1.0k ? resistor to gnd while all vmon1 pins of the slave modules can be tied together with a resistor divider from vout to gnd, as shown in figure 24 on page 16. also see table 3 for vmon settings. over-voltage protection (ovp) the over-voltage (ov) protection indication circuitry monitors voltage on the vmon pin. ov protection is active from the beginning of soft-start. an ov condition (>120%) would latch the ic off. in this condition, the high-side mosfet (q1 or q3) latches off permanently. the low-side mosfet (q2 or q4) turns on immediately at the time of ov trip and then turns off permanently after the output vo ltage drops below 87%. en and pgood are also latched low in an ov event. the latch condition can be reset only by recycling v cc . there is another non-latch ov protection (113% of target level). when en is low and output is over 113% ov, the low-side mosfet turns on until output drops below 87%. this action protects the power trains when even a single channel of a multi-module system detects ov. the low-side mosfet always turns on when en = low and the output voltage rises above 113% (all en pins are tied together) and turns off after the output drops below 87%. thus, in a high phase count application (multi-module mode), all cascaded modules can latch off simultaneously via the en pins (en pins are tied together in multi-phase mode). each channel shares the same sink current to reduce stress an d eliminate bouncing among phases. over-temperature protection (otp) when the junction temperature of the internal controller is greater than +150c (typically), th e en pin is pulled low to inform other cascaded channels via their en pins. all connected ens stay low and then release after the module?s junction temperature drops below +125c (typically), a +25c hysteresis (typically). over-current protection (ocp) the ocp peak level is set to about 20a for each channel, but the oc trip point can vary, due mainly to mosfet r ds(on) variations (over process, current, and temperature). the ocp can be increased by increasing the switching frequency since the inductor ripple is reduced. however, the module efficiency drops accordingly with more switching loss. when ocp is triggered, the controller pulls en low immediately to turn off all switches. the ocp function is enabled at start-up and has a 7-cycle delay before it triggers. in multi-module operation, ishare pins can be connected to create v ishare , which represents the average current of all active channels. total system currents are compared with a precision threshold to determine the over-current condition. each channel also has an additional over-current set point with a 7-cycle delay. this scheme helps protect modules from damage in multi-module mode by having each module carry less current than the set point. for overload and hard short cond itions, over-current protection reduces the regulator rms output current to much less than full load by putting the controller into hiccup mode. a delay equal to three soft-start intervals is entered to allow time to clear the disturbance. after the delay time, the controller initiates a soft-start interval. if the output voltage comes up and returns to regulation, pgood transitions high. if the oc trip is exceeded during the soft-start interval, th e controller pulls en low again. the pgood signal remains low, and the soft-start interval is allowed to expire. another soft-start interval is initiated after the delay interval. if an over-current tr ip occurs again, this same cycle repeats until the fault is removed. since the output voltage may trigger the ovp if the output current changes too fast, the module can go into latch-off mode. in this case, the module needs to be restarted. frequency synchronization and phase lock loop the sync pin has two primary capabilities: fixed frequency operation and synchronized frequency operation. ISL8225M has an internally set fixed frequency of 500khz. by tying a resistor (r sync ) to sgnd from the sync pin, the switching frequency can be set to be more than 500kh z. to increase the switching frequency, select an externally connected resistor, r sync , from sync to sgnd according to t he frequency setting curve shown in figure 31. see table 1 for r sync at commonly used frequency. connecting the sync pin to an external square-pulse waveform (such as the clkout signal, ty pically 50% duty cycle from another ISL8225M) synchroniz es the ISL8225M switching frequency to the fundamental frequency of the input waveform. the synchronized frequency can be from 150khz to 1500khz. the applied square-pulse recommended high level voltage range is 3v to v cc +0.3v. the frequency synchronization feature synchronizes the leading edge of the clkout signal with the falling edge of channel 1?s pwm signal. clkout is not available until pll locks. no capacitor is recommended on the sync pin. locking time is typically 130s. en is not released for a soft-start cycle until sync is stabilized an d pll is locking. connecting all en pins together in a multi-phas e configuration is recommended. loss of a synchronization signal for 13 clock cycles causes the module to be disabled until pll returns locking, at which point, a soft-start cycle is initiated and normal operation resumes. holding sync low disables the module. please note that the quick change of the synchroniz ation signal can cause module shutdown. figure 31. r sync vs switching frequency 0 100 200 300 400 500 600 700 800 500 600 700 800 900 1000 1100 1200 1300 1400 1500 frequency (khz) r sync (k ? )
ISL8225M 23 fn7822.0 december 3, 2012 tracking function if clkout is less than 800mv, an external soft-start ramp (0.6v) can be in parallel with the channe l 2 internal soft-start ramp for tracking applications. therefore, the channel 2?s output voltage can track the output voltage of channel 1. the tracking function can be applied to a typical double data rate ( ddr) memory application, as shown in figure 20 on page 13. the output voltage (typical vtt output) of channel 2 tracks with the input voltage [typical vddq*(1+k) from channel 1] at the clkout pin. as for the external input signal and the internal reference signal (ramp and 0.6v), the one with the lowest voltage is used as the reference for comparing with the fb signal. in ddr configuration, vtt channel should start up later, after its internal soft-start ramp, such that vtt tracks the voltage on the clkout pin derive d from vddq. this configuration can be achieved by adding more filtering at en/ff1 than at en/ff2. the resistor divider ratio (k) of r7/r8 in figure 20 is calculated as shown in equation 7: mode programming ISL8225M can be programmed for dual-output, paralleled single-output or mixed outputs (channel 1 in parallel and channel 2 in dual-output). with multiple ISL8225Ms, up to 6 modules using its internal cascaded clock signal control, the modules can supply large current up to 180a. for complete operation, please refer to table 3 on page 18. commonly used settings are listed in table 5. when the module is in the dual-output condition, depending upon the voltage level at clkout (which is set by the vcc resistor divider output), ISL8225M operates with phase shifted as the clkout voltage shown in table 6. the phase shift is latched as v cc rises above por; it cannot be changed on the fly. layout guide to achieve stable operation, low losses, and good thermal performance, some layout considerations are necessary (figure 32). ? vout1, vout2, phase1, phase2, pgnd, vin1 and vin2 should have large, solid planes. place enough thermal vias to connect the power planes in different layers under or around the module. ? place high-frequency ceramic capacitors between vin, vout, and pgnd, as closely to the mo dule as possible in order to minimize high-frequency noise. ? use remote sensed traces to the regulation point to achieve tight output voltage regulation , and keep the sensing traces close to each other in parallel. ? phase1 and phase2 pads are sw itching nodes that generate switching noise. keep these pads under the module. for noise-sensitive applications, it is recommended to keep phase pads only on the top and inner layers of the pcb. also, do not place phase pads exposed to the outside on the bottom layer of the pcb. ? avoid routing any noise-sensitive signal traces, such as the vsen+, vsen-, ishare, comp an d vmon sensing points, near the phase pins. ? use a separated sgnd ground copper area for components connected to signal ground pins. connect sgnd to pgnd with multiple vias underneath the unit in one location to avoid the noise coupling, as shown in figure 32. don't ground vias surrounded by the noisy planes of vin, phase and vout. for dual output applications, the sg nd to pgnd vias are preferred to be as close as possible to sgnd pin. ? optional snubbers can be put on the bottom side of the board layout, connecting the phase to pgnd planes, as shown in figure 32. table 5. phase-shift setting operation phase-shift between phases vsen2- vsen2+ clkout mode dual output (figure 18) 180 n/c n/c vcc n/c 30a (figure 19) 180 vcc n/c n/c sgnd 60a (figure 22) 90 vcc vcc n/c vcc 90a (figure 24) 60 vcc n/c n/c sgnd table 6. clkout to program phase shift at dual-output clkout voltage setting phase for clkout wrt channel 1 recommended clkout voltage <29% of v cc -60 15% v cc 29% to 45% of v cc 90 37% v cc 45% to 62% of v cc 120 53% v cc 62% of v cc 180 v cc k v tt 0.6v ------------ 1 ? = (eq. 7) kelvin connections for the v sens lines cin2 cin1 cout1 cout2 pgnd vout1 vout2 phase1 phase2 pgnd vin2 vin1 sgnd pgnd kelvin connections for the v sens lines + - + - pin 1 r3 r4 r1 r2 to load to load figure 32. recommended layout optional snubber optional snubber
ISL8225M 24 fn7822.0 december 3, 2012 current derating experimental power loss curves (figures 33 and 34), along with ja from thermal modeling analysis, can be used to evaluate the thermal consideration for the module. derating curves are derived from the maximum power allowed while maintaining temperature below the maximum junction temperature of +120c (figures 35 through 40). the maximum +120c junction temperature is considered for the module to load the current consistently and it prov ides the 5c margin of safety from the rated junction temperature of +125c. if necessary, customers can adjust the margin of safety according to the real applications. all derating curves are obtained from the tests on the ISL8225Meval4z evaluation board. in the actual application, other heat sources and design margins should be considered. package description the ISL8225M is integrated into a quad flat-pack no-lead package (qfn). this package ha s such advantages as good thermal and electrical conductivity, low weight, and small size. the qfn package is applicable fo r surface mounting technology and is becoming more common in the industry. the ISL8225M contains several types of devices, including resistors, capacitors, inductors, and control ics. the ISL8225M is a copper lead-frame based package with exposed copper thermal pads, which have good electrical and thermal conductivity. the copper lead frame and multi-component assembly are over-molded with polymer mold compound to protect these devices. the package outline, typical pcb layout pattern, and typical stencil pattern design are shown in the l26.17x17 package outline drawing on page 27. figure 41 shows typical reflow profile parameters. these guidelines are general design rules. users can modify parameters according to specific applications. pcb layout pattern design the bottom of ISL8225M is a lead-frame footprint, which is attached to the pcb by surface mounting. the pcb layout pattern is shown in the l26.17x17 pack age outline drawing on page 28. the pcb layout pattern is essentially 1:1 with the qfn exposed pad and the i/o termination dime nsions, except that the pcb lands are slightly longer than the qfn terminations by about 0.2mm (0.4mm max). this extensio n allows for solder filleting around the package periphery an d ensures a more complete and inspectable solder joint. the th ermal lands on the pcb layout should match 1:1 with the package exposed die pads. thermal vias a grid of 1.0mm to 1.2mm pitched thermal vias, which drops down and connects to buried copper planes, should be placed under the thermal land. the vias should be about 0.3mm to 0.33mm in diameter, with the barrel plated to about 2.0 ounce copper. although adding more vias (by decreasing pitch) improves thermal performance, it also diminishes results as more vias are added. use only as many vias as are needed for the thermal land size and as your board design rules allow. stencil pattern design reflowed solder joints on the perimeter i/o lands should have about a 50m to 75m (2mil to 3m il) standoff height. the solder paste stencil design is the first step in developing optimized, reliable solder joins. the stencil aperture size to land size ratio should typically be 1:1. aperture width may be reduced slightly to help prevent solder bridging between adjacent i/o lands. to reduce solder paste volume on the larger thermal lands, an array of smaller apertures inst ead of one large aperture is recommended. the stencil printing area should cover 50% to 80% of the pcb layout pattern. a typical solder stencil pattern is shown in the l26.17x17 package outline drawing on page 28. the gap width between pads is 0.6mm. consider the symmetry of the whole stencil pattern when designing the pads. a laser-cut, stainless-steel stencil with electropolished trapezoidal walls is recommended. electropolishing smooths the aperture walls, resulting in reduced surface friction and better paste release, which reduces void s. using a trapezoidal section aperture (tsa) also promotes paste release and forms a brick-like paste deposit, whic h assists in firm component placement. a 0.1mm to 0.15mm stencil thickness is recommended for this large-pitch (1.0mm) qfn. figure 33. power loss curves of 5v in figure 34. power loss curves of 12v in 0 1 2 3 4 5 6 7 0 5 10 15 20 25 30 load current (a) power loss (w) 5v in to 2.5v out 5v in to 1.5v out 5v in to 1v out 0 1 2 3 4 5 6 7 8 load current (a) power loss (w) 12v in to 2.5v out 12v in to 1.5v out 12v in to 1v out 0 5 10 15 20 25 30
ISL8225M 25 fn7822.0 december 3, 2012 derating curves all of the following curves were plotted at t j = +120c. figure 35. derating curve 5v in to 1v out figure 36. derating curve 12v in to 1v out figure 37. derating curve 5v in to 1.5v out figure 38. derating curve 12v in to 1.5v out figure 39. derating curve 5v in to 2.5v out figure 40. derating curve 12v in to 2.5v out 0 5 10 15 20 25 30 25 45 65 85 105 125 load current (a) temperature (c) 0lfm 400lfm 200lfm 0 5 10 15 20 25 30 25 45 65 85 105 125 load current (a) temperature (c) 0lfm 200lfm 400lfm 0 5 10 15 20 25 30 25 45 65 85 105 125 load current (a) temperature (c) 0lfm 400lfm 200lfm 0 5 10 15 20 25 30 25 45 65 85 105 125 load current (a) temperature (c) 0lfm 400lfm 200lfm 0 5 10 15 20 25 30 25 45 65 85 105 125 load current (a) temperature (c) 0lfm 400lfm 200lfm 0 5 10 15 20 25 30 25 45 65 85 105 125 load current (a) temperature (c) 0lfm 400lfm 200lfm
ISL8225M 26 intersil products are manufactured, assembled and tested utilizing iso9000 quality systems as noted in the quality certifications found at www.intersil.com/en/suppor t/qualandreliability.html intersil products are sold by description only. intersil corporat ion reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, the reader is cautioned to verify that data sheets are current before placing orders. information furnished by intersil is believed to be accurate and reliable. however, no responsi bility is assumed by intersil or its subsid iaries for its use; nor for any infringem ents of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of i ntersil or its subsidiaries. for information regarding intersil corporation and its products, see www.intersil.com fn7822.0 december 3, 2012 for additional products, see www.intersil.com/en/products.html reflow parameters due to the low mount height of th e qfn, "no clean" type 3 solder paste, per ansi/j-std-005, is re commended. nitrogen purge is also recommended during reflow. a system board reflow profile depends on the thermal mass of the entire populated board, so it is not practical to define a specific soldering profile just for the qfn. the profile given in figure 41 is provided as a guideline to customize for varying manufacturing practices and applications. about intersil intersil corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. the company's products addr ess some of the fastest growing markets wi thin the industrial and infrastructure, personal computing and high-end consumer markets. for more inform ation about intersil or to find out how to become a member of our winning team, visit our website and career page at www.intersil.com . for a complete listing of applications, related documentation an d related parts, please see the respective product information page. also, please check the product information page to ensure that you have the most updated datasheet: ISL8225M to report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff reliability reports are available from our website at: http://rel.intersil.com/reports/sear figure 41. typical reflow profile 0300 100 150 200 250 350 0 50 100 150 200 250 300 temperature (c) duration (s) slow ramp (3c/s max) and soak from +100c to +180c for 90s~120s ramp rate 1.5c from +70c to +90c peak temperature +230c~+245c; typically 60s-70s above +220c keep less than 30s within 5c of peak temp. revision history the revision history provided is for informational purposes only and is believed to be accurate, but not warranted. please go t o web to make sure you have the latest revision. date revision change december 3, 2012 fn7822.0 initial release
ISL8225M 27 fn7822.0 december 3, 2012 package outline drawing l26.17x17 26 lead quad flat no-lead plastic package (punch qfn) rev 4, 10/12 bottom view side view top view s 17.80.2 17.00.2 17.80.2 17.00.2 a l l a r o u n d o f 1 0 ( m a x ) 0.25 7.50.2 r 0 . 2 5 2 3 4 5 6 7 1 8 9 10 12 13 14 11 151617181920 21 22 23 24 25 26 pin-to-pin distance (bottom view) 0.05 s ab 0.2 s ab s 0.2 s 0.03 a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a:1.00.1 2 3 4 5 6 7 1 8 9 10 12 13 14 11 15 1617 1819 20 21 22 23 24 25 26 pin no. definition (top view) x4 a b 52x 0.50 (all of lead tips) 16x 1.750.05 (full lead) 16x 0.55 (full lead) 16x 0.70 (full lead) 3.50 3.50 3.50 2.37 2.77 5.33 4.93 3.66 8.95 0.38 0.80 4.00 3.35 3.35 14x 0.75 12x 1.07 2.97 0.10 0.25 4.93 8.95 0.10 0.25 5.33 0.10 0.10 0.10 0.10 3.50 0.70 0.38 12 10 1 12 10 1
ISL8225M 28 fn7822.0 december 3, 2012 * solder stencil pattern with sq uare pads 1 of 2 (top view) solder stencil pattern with square pads 2 of 2 (top view) typical recommended land pattern (top view) 0 0 0 0 0.15 0.75 1.25 1.75 2.25 2.75 3.25 3.75 4.25 4.75 5.25 5.75 6.25 0.75 0.25 1.25 1.75 2.25 2.75 3.15 3.85 4.25 4.75 5.25 5.75 6.25 6.75 7.15 0.25 0.25 0.95 1.25 1.75 2.25 2.75 3.25 3.75 4.25 4.75 5.25 5.75 6.25 0.95 1.25 1.75 2.25 2.75 3.25 3.75 4.25 4.75 5.25 5.75 6.25 7.25 7.25 7.93 5.25 4.75 4.25 3.75 3.25 2.75 2.25 1.75 1.25 0.85 0.15 0.15 0.85 1.25 1.75 2.25 2.75 3.25 3.75 4.25 4.75 5.25 7.93 9.20 9.20 7.83 7.15 6.75 6.25 5.75 5.25 4.75 4.25 3.85 3.15 2.75 2.25 1.75 1.25 0.75 0.25 0.15 0.75 1.25 1.75 2.25 2.75 3.25 3.75 4.25 4.75 5.25 5.75 6.25 7.25 9.20 7.83 7.25 7.83 9.20 9.20 7.93 7.83 0 0 0.00 0 0.05 1.13 1.73 2.80 4.20 5.28 5.88 6.95 5.54 7.38 4.05 2.70 2.40 1.05 1.05 2.40 2.70 4.05 7.38 5.54 0.05 1.13 0.60 1.73 2.80 2.40 3.60 4.20 5.28 5.41 6.01 5.88 6.95 7.23 7.38 6.83 6.43 5.43 5.03 3.36 2.76 0.95 0.70 0.70 0.95 3.36 5.03 5.43 6.43 6.83 7.38 1.80 6.03 6.60 7.38 6.60 7.38 0.00 0 0 0.65 1.35 1.65 2.35 2.65 3.35 3.65 4.35 4.65 5.35 5.65 6.35 1.35 3.75 7.25 3.90 0.05 7.15 7.83 7.15 0.35 0.75 4.35 4.65 5.35 5.65 6.35 7.15 0.35 0.75 4.35 4.65 5.35 5.65 6.35 7.15 9.30 9.30 6.35 5.65 5.35 4.65 4.35 3.65 3.35 2.65 2.35 1.65 1.35 0.65 0.25 3.75 3.90 7.25 9.30 7.15 9.30 6.53 9.30 7.83 5.73 5.33 0.75 0.65 0.40 0.25 0.25 0.40 0.65 0.75 5.73 5.33 6.13 6.53 7.83 6.50 0.55 6.50 6.13 0.25 3.10 3.25 3.25 3.10 5.93 0.55 5.24 9.30 5.24 9.30 9.30 7.98 7.70 7.96 7.98 7.70 7.96 1 10 12


▲Up To Search▲   

 
Price & Availability of ISL8225M

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X